blob: 83cbaf7584a96742d2a6ebb8e0c87cc42a155a23 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
|
---
title: Pulse Width Modulator
subtitle: VLSI-Design Module - Presentation
author: J Färber
date: SS2022
---
Overview
========
* Features
* Interface Signals
* Block Diagram
* Functional Description
* Simulation Result
* Device Utilization and Performance
* Demonstration
* Questions
Features
========
* Default 8-bit resolution
* 8-bit control word input
* Enable input for external prescaler to control PWM period
Interface Signals
=================
{width=40%}
Functional Description
======================
Duty Cycle
---------
{width=60%}
[Reference: Wikipedia - Pulse Width Modulation](https://en.wikipedia.org/wiki/Pulse-width_modulation)
Functional Description
======================
Conceptional RTL Diagram
---------------
{width=60%}
Simulation Result - Top Level
=============================
{width=80%}
Device Utilization and Performance
==================================
```pure
+-----------------------------------------------------------------------------+
; Fitter Summary ;
+------------------------------------+----------------------------------------+
; Fitter Status ; Successful - Fri Mar 11 10:39:29 2022 ;
; Quartus II 32-bit Version ; 13.0.1 Build 232 06/12/2013 SP 1 SJ Web;
; Revision Name ; de1_pwm ;
; Top-level Entity Name ; de1_pwm ;
; Family ; Cyclone II ;
; Device ; EP2C20F484C7 ;
; Timing Models ; Final ;
; Total logic elements ; 38 / 18,752 ( < 1 % ) ;
; Total combinational functions ; 38 / 18,752 ( < 1 % ) ;
; Dedicated logic registers ; 21 / 18,752 ( < 1 % ) ;
; Total registers ; 21 ;
; Total pins ; 22 / 315 ( 7 % ) ;
; Total virtual pins ; 0 ;
; Total memory bits ; 0 / 239,616 ( 0 % ) ;
; Embedded Multiplier 9-bit elements ; 0 / 52 ( 0 % ) ;
; Total PLLs ; 0 / 4 ( 0 % ) ;
+------------------------------------+----------------------------------------+
```
Demonstration
=============
Prototype Setup
---------------
{width=70%}
Demonstration
=============
Test Environment
----------------
Measurement Result
-----------
Questions
=========
Thank you for your attention !
|