aboutsummaryrefslogtreecommitdiff
path: root/top_simple/src
diff options
context:
space:
mode:
authorFriedrich Beckmann <friedrich.beckmann@tha.de>2026-03-28 12:55:16 +0100
committerFriedrich Beckmann <friedrich.beckmann@tha.de>2026-03-28 13:00:23 +0100
commit74a37475bafbe911604d163eb198171aa0918a21 (patch)
tree3625965e90ed703449492690b294532ea69f9950 /top_simple/src
parent9d8b7ca4eaf712a3251f985fd1e93a0f0e568c16 (diff)
add quartus synthesis for top_simple
Diffstat (limited to 'top_simple/src')
-rw-r--r--top_simple/src/Config.scala2
-rw-r--r--top_simple/src/top_simple.scala4
2 files changed, 3 insertions, 3 deletions
diff --git a/top_simple/src/Config.scala b/top_simple/src/Config.scala
index dbfe54b..682d463 100644
--- a/top_simple/src/Config.scala
+++ b/top_simple/src/Config.scala
@@ -5,7 +5,7 @@ import spinal.core.sim._
object Config {
def spinal = SpinalConfig(
- targetDirectory = "top_simple/gen",
+ targetDirectory = sys.props.getOrElse("spinalTargetDir", "top_simple/gen"),
defaultConfigForClockDomains = ClockDomainConfig(
resetActiveLevel = HIGH
),
diff --git a/top_simple/src/top_simple.scala b/top_simple/src/top_simple.scala
index ec43fe8..1f8756f 100644
--- a/top_simple/src/top_simple.scala
+++ b/top_simple/src/top_simple.scala
@@ -18,10 +18,10 @@ case class top_simple() extends Component {
}
// The following defines the vhdl and verilog code generation
-object verilog extends App {
+object genverilog extends App {
Config.spinal.generateVerilog(top_simple())
}
-object vhdl extends App {
+object genvhdl extends App {
Config.spinal.generateVhdl(top_simple())
}